


default search action
"Variation Resilient Low-Power Circuit Design Methodology using On-Chip ..."
Kunhyuk Kang, Keejong Kim, Kaushik Roy (2007)
- Kunhyuk Kang, Keejong Kim, Kaushik Roy:

Variation Resilient Low-Power Circuit Design Methodology using On-Chip Phase Locked Loop. DAC 2007: 934-939

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.


Google
Google Scholar
Semantic Scholar
Internet Archive Scholar
CiteSeerX
ORCID













