"Minimizing clock latency range in robust clock tree synthesis."

Wen-Hao Liu, Yih-Lang Li, Hui-Chi Chen (2010)

Details and statistics

DOI: 10.1109/ASPDAC.2010.5419849

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-26

a service of  Schloss Dagstuhl - Leibniz Center for Informatics