"An all-digital architecture for low-jitter regulated delay lines."

Salvatore Levantino et al. (2009)

Details and statistics

DOI: 10.1109/ICECS.2009.5410855

access: closed

type: Conference or Workshop Paper

metadata version: 2020-03-27

a service of  Schloss Dagstuhl - Leibniz Center for Informatics