"A 0.2GHz to 4GHz Hybrid PLL (ADPLL/Charge-Pump-PLL) in 7NM FinFET CMOS ..."

Tsung-Hsien Tsai et al. (2018)

Details and statistics

DOI: 10.1109/VLSIC.2018.8502274

access: closed

type: Conference or Workshop Paper

metadata version: 2019-12-27

a service of  Schloss Dagstuhl - Leibniz Center for Informatics