


default search action
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Volume 5
Volume 5, Number 1, January 1986
- Ping Yang, Dale E. Hocevar, Paul F. Cox, Charles F. Machala III, Pallab K. Chatterjee:

An Integrated and Efficient Approach for MOS VLSI Statistical Circuit Design. 5-14 - Norm Herr, John J. Barnes:

Statistical Circuit Simulation Modeling of CMOS VLSI. 15-22 - Michael L. Stein:

An Efficient Method of Sampling for Statistical Circuit Design. 23-29 - M. A. Styblinski:

Problems of Yield Gradient Estimation for Truncated Probability Density Functions. 30-38 - Darrell Makarenko, John Tartar:

A Statistical Analysis of PLA Folding. 39-51 - Sarma Sastry, Alice C. Parker:

Stochastic Models for Wireability Analysis of Gate Arrays. 52-65 - Costas J. Spanos, Stephen W. Director:

Parameter Extraction for Statistical IC Process Characterization. 66-78 - M. A. Styblinski, Leszek J. Opalski:

Algorithms and Software Tools for IC Yield Optimization Based on Fundamental Fabrication Parameters. 79-89 - J. P. Spoto, W. T. Coston, C. Paul Hernandez:

Statistical Integrated Circuit Design and Characterization. 90-103 - Sani R. Nassif, Andrzej J. Strojwas, Stephen W. Director:

A Methodology for Worst-Case Analysis of Integrated Circuits. 104-113 - Wojciech Maly, Andrzej J. Strojwas, Stephen W. Director:

VLSI Yield Prediction and Estimation: A Unified Framework. 114-130 - David C. Riley, Alberto L. Sangiovanni-Vincentelli:

Models for a New Profit-Based Methodology for Statistical Design of Integrated Circuits. 131-169 - Shui-Jinn Wang, Jau-Yien Lee, Chun-Yen Chang:

An Efficient and Reliable Approach for Semiconductor Device Parameter Extraction. 170-179 - Kung-Chao Chu, John P. Fishburn, Peter Honeyman, Y. Edmund Lien:

A Database-Driven VLSI Design System. 180-187 - Tzu-Mu Lin, Carver Mead:

A Hierarchical Timing Simulation Model. 188-197 - Richard C. Jaeger:

Computer-Aided Design of One-Dimensional MOSFET Impurity Profiles. 198-203 - Wieslaw Kuzmicz

:
Modeling of Minority Carrier Current in Heavily Doped Regions of Bipolar Regions. 204-214 - R. H. Uebbing, Masao Fukuma:

Process-Based Three-Dimensional Capacitance Simulation -- TRICEPS. 215-220 - J. W. Greene, Kenneth J. Supowit:

Simulated Annealing Without Rejected Moves. 221-228 - Michel R. Dagenais, Vinod K. Agarwal, Nicholas C. Rumin:

McBOOLE: A New Procedure for Exact Logic Minimization. 229-238 - Giovanni De Micheli, Robert K. Brayton, Alberto L. Sangiovanni-Vincentelli:

Correction to "Optimal State Assignment for Finite State Machines". 239
Volume 5, Number 2, April 1986
- Alexander Iosupovici:

A Class of Array Architectures for Hardware Grid Routers. 245-255 - Peter A. Ruetz, Stephen P. Pope, Robert W. Brodersen:

Computer Generation of Digital Filter Banks. 256-265 - Andrzej Peczalski, Michael S. Shur, Choong H. Hyun, Kang W. Lee, Tho Truong Vu:

Design Analysis of GaAs Direct Coupled Field Effect Transistor Logic. 266-273 - John P. Hayes:

Digital Simulation with Multiple Logic Values. 274-283 - Choong H. Hyun, Michael S. Shur, Nicholas C. Cirillo Jr.:

Simulation and Design Analysis of (A1Ga)As/GaAs MODFET Integrated Circuits. 284-292 - Masunori Sugimoto, Masao Fukuma:

Standard Description Form for Device Characteristics in VLSI's. 293-302 - Nripendra N. Biswas:

Computer-Aided Minimization Procedure for Boolean Functions. 303-304 - Charles A. Zukowski:

Relaxing Bounds for Linear RC Mesh Circuits. 305-312 - Norio Kuji, Teruo Tamama, M. Nagatani:

FINDER: A CAD System-Based Electron Beam Tester for Fault Diagnosis of VLSI Circuits. 313-319 - W. Maes, Kristin M. De Meyer, Luc H. Dupas:

SIMPAR: A Versatile Technology Independent Parameter Extraction Program Using a New Optimized Fit-Strategy. 320-325 - C. C. Moglestue:

A Self-Consistent Monte Carlo Particle Model to Analyze Semiconductor Microcomponents of any Geometry. 326-345 - Leszek J. Opalski, M. A. Styblinski:

Generalization of Yield Optimization Problem: Maximum Income Approach. 346-360
Volume 5, Number 3, July 1986
- Shinji Onga, Masami Konaka, Akemi Ohmichi, Kohichi Kanaka, Ryo Dang:

A Composite Two-Dimensional Process/Device Simulation System (TOPMODE) and its Application for Total Process Designing in Submicron VLSI MOS Device Phase. 365-370 - Jacob Katzenelson, E. Weitz:

VLSI Simulation and Data Abstractions. 371-378 - Chia-Jeng Tseng, Daniel P. Siewiorek:

Automated Synthesis of Data Paths in Digital Systems. 379-395 - Ilan Y. Spillinger, Gabriel M. Silberman:

Improving the Performance of a Switch-Level Simulator Targeted for a Logic Simulation Machine. 396-404 - Roger D. Chamberlain, Mark A. Franklin:

Collecting Data About Logic Simulation. 405-412 - Randy Lee Brown:

Multiple Storage Quad Trees: A Simpler Faster Alternative to Bisector List Quad Trees. 413-419 - Robert Michael Owens, Mary Jane Irwin:

A System for Designing, Simulating, and Testing High Performance VLSI Signal Processors. 420-428 - Gregory J. Fisher, J. Alvin Connelly:

Modeling Time-Dependent Elements for SPICE Transient Analyses. 429-432 - Sun Young Hwang, Robert W. Dutton, Tom Blank:

A Best-First Search Algorithm for Optimal PLA Folding. 433-442 - U. V. Wali, Ranendra N. Pal, B. Chatterjee:

Compact Modified Nodal Approach for Switched-Capacitor Network Analysis. 443-447
Volume 5, Number 4, October 1986
- Stephen D. Posluszny:

SLS: An Advanced Symbolic Layout System for Bipolar and FET Design. 450-458 - Howard H. Chen, Ernest S. Kuh:

Glitter: A Gridless Variable-Width Channel Router. 459-465 - Kei Suzuki, Yusuke Matsunaga, Masayoshi Tachibana, Tatsuo Ohtsuki:

A Hardware Maze Router with Application to Interactive Rip-Up and Reroute. 466-476 - David P. La Potin, Stephen W. Director:

Mason: A Global Floorplanning Approach for VLSI Design. 477-489 - Martin L. Resnick:

SPARTA: A System Partitioning Aid. 490-498 - Claudio Turchetti, P. Prioretti, Guido Masetti, E. Profumo, Massimo Vanzi:

A Meyer-Like Approach for the Transient Analysis of Digital MOS IC's. 499-507 - Rahul Razdan, Andrzej J. Strojwas:

A Statistical Design Rule Developer. 508-520 - Kenneth S. Kundert, Alberto L. Sangiovanni-Vincentelli:

Simulation of Nonlinear Circuits in the Frequency Domain. 521-535 - David Tsao, Chin-Fu Chen:

A Fast-Timing Simulator for Digital MOS Circuits. 536-540 - D. M. H. Walker, Stephen W. Director:

VLASIC: A Catastrophic Fault Yield Simulator for Integrated Circuits. 541-556 - Hsi-Ching Shih, Joseph T. Rahmeh, Jacob A. Abraham:

FAUST: An MOS Fault Simulator with Timing Information. 557-563 - Ki Soo Hwang, M. Ray Mercer:

Derivation and Refinement of Fan-Out Constraints to Generate Tests in Combinational Logic Circuits. 564-572 - Hasan Elhuni, Anastasios Vergis, Larry L. Kinney:

C-Testability of Two-Dimensional Iterative Arrays. 573-581 - Karen A. Bartlett, William W. Cohen, Aart J. de Geus, Gary D. Hachtel:

Synthesis and Optimization of Multilevel Logic under Timing Constraints. 582-596 - Giovanni De Micheli:

Symbolic Design of Combinational and Sequential Logic Circuits Implemented by Two-Level Logic Macros. 597-616 - Prathima Agrawal:

Concurrency and Communication in Hardware Simulators. 617-623 - Takeshi Shima:

Table Lookup MOSFET Capacitance Model for Short-Channel Devices. 624-632 - Ruey-Sing Wei, Alberto L. Sangiovanni-Vincentelli:

PLATYPUS: A PLA Test Pattern Generation Tool. 633-644 - Jeffrey Yuh-Fong Tang, Steven E. Laux:

MONTE: A Program to Simulate the Heterojunction Devices in Two Dimensions. 645-652 - Surya Veeraraghavan, Jerry G. Fossum, William R. Eisenstadt

:
SPICE Simulation of SOI MOSFET Integrated Circuits. 653-658 - Mark Douglas Matson, Lance A. Glasser:

Macromodeling and Optimization of Digital MOS VLSI Circuits. 659-678 - Martin D. Giles:

Ion Implantation Calculations in Two Dimensions Using the Boltzmann Transport Equation. 679-684

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.


Google
Google Scholar
Semantic Scholar
Internet Archive Scholar
CiteSeerX
ORCID














