"A 112 Gb/s PAM4 Linear TIA with 0.96 pJ/bit Energy Efficiency in 28 nm CMOS."

Hao Li et al. (2018)

Details and statistics

DOI: 10.1109/ESSCIRC.2018.8494285

access: closed

type: Conference or Workshop Paper

metadata version: 2021-12-21

a service of  Schloss Dagstuhl - Leibniz Center for Informatics