"A Low-Ripple Resistor-Less Hybrid Loop Filter based PLL in 3nm FinFET."

Ping Lu et al. (2022)

Details and statistics

DOI: 10.1109/ISCAS48785.2022.9937248

access: closed

type: Conference or Workshop Paper

metadata version: 2022-11-17

a service of  Schloss Dagstuhl - Leibniz Center for Informatics