


default search action
"Design and Experimental Verification of a 6.25-GHz PLL for Harsh ..."
Marco Mestice et al. (2024)
- Marco Mestice
, Gabriele Ciarpi
, Daniele Rossi
, Sergio Saponara
:
Design and Experimental Verification of a 6.25-GHz PLL for Harsh Temperature Conditions in 65-nm CMOS Technology. IEEE Trans. Instrum. Meas. 73: 1-16 (2024)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.